Skip to content

Latest commit

 

History

History
 
 

publications

Publications

Towards Developing High Performance RISC-V Processors Using Agile Methodology

Published at the 55th IEEE/ACM International Symposium on Microarchitecture (MICRO 2022). DOI: 10.1109/MICRO56248.2022.00080.

Our paper introduces XiangShan and the practice of agile development methodology on high performance RISC-V processors. It covers some representative tools we have developed and used to accelerate the chip development process, including design, functional verification, debugging, performance validation, etc. This paper is awarded all three available badges for artifacts evaluation.

This paper has been selected as an IEEE Micro Top Pick from the 2022 Computer Architecture Conferences. The updated article is published at IEEE Micro's annual special issue in July/August 2023. DOI: 10.1109/MM.2023.3273562.

Artifacts Available Artifacts Evaluated — Functional Results Reproduced

Paper PDF | IEEE Xplore | BibTeX | Presentation Slides | Presentation Video | IEEE Micro Top Pick

XiangShan Open-Source High Performance RISC-V Processor Design and Implementation

Published at Journal of Computer Research and Development, 2023, 60(3): 476-493 (in Chinese). DOI: 10.7544/issn1000-1239.202221036.

Paper PDF | J-CRAD Online | Presentation Video (in Chinese) | Research Highlight (in Chinese) by Jianlin Gao

Functional Verification for Agile Processor Development: A Case for Workflow Integration

Published at Journal of Computer Science and Technology, 2023, 38(4): 737−753. DOI: 10.1007/s11390-023-3285-8.

Preprint PDF | Presentation Slides | Presentation Video (WeChat Only) | Perspective by Babak Falsafi (Preprint)